# **Sobel Operator FPGA Design**

| Author    | Date       |
|-----------|------------|
| Shuran Xu | 2025/03/22 |

| 1.Design Overview.                                                  | 1  |
|---------------------------------------------------------------------|----|
| 2. RGB to Grayscale                                                 | 2  |
| 2.1 Technique #1: Scale and down-scale                              | 2  |
| 2.2 Technique #2: Express floating-point numbers in terms of shifts | 3  |
| 3. Reading/writing the BMP file                                     |    |
| 4. RGB-To-Grayscale Simulation.                                     | 9  |
| 5. Sobel Operator Analysis                                          | 10 |
| 6. Sobel Kernel Interface Analysis.                                 | 12 |
| 7. FIFO Line Buffer Implementation                                  | 15 |
| 8. Sobel Data Modulation Design                                     | 18 |
| 9. Sobel Data Buffer Implementation                                 | 22 |
| 10. Sobel Operator Calculation Implementation                       | 24 |
| 11. Grayscale to RGB Implementation                                 | 27 |
| 12. Sobel Module Wrapper Implementation.                            |    |
| 12 Sahal Madula Simulatian                                          | 20 |

### 1.Design Overview

This project designs a sobel edge detector that processes an RGB image and outputs the processed RGB image in black and white where edges are enhanced. The module accepts images in .bmp format and produces the processed image in .bmp format as well. Although this project is only targeting the sobel module itself, it can be extended to include peripheral components such as camera and HDMI modules as the input and output modules for the sobel module, respectively.

The following diagram shows the overall system diagram for this project where we focus on the 'sobel mod' part:



As can be seen above, the sobe mod module consists of three submodules:

- RGB-to-grayscale: convert the input RGB pixels to grayscale pixels
- Sobel-kernel: performs the sobel kernel filtering on grayscale pixels
- grayscale-to-RGB: convert the processed grayscale pixels to RGB pixels

Since the sobel\_mod module accepts images from the camera inputs in a real world scenario, the sobel\_mod is designed as a streaming or data-flow circuit where new input images are coming to the sobel mod module while the module produces the processed images.

### 2. RGB to Grayscale

To convert an RGB image to a grayscale image, we need to perform the following equations:

Grayscale = 
$$0.299 * R + 0.587 * G + 0.114 * B$$

Since it is expensive to do floating point computation on FPGA we need to use some techniques to approximate such a computation.

#### 2.1 Technique #1: Scale and down-scale

The idea is to convert all floating-point coefficients into integers, then do the required calculations, and finally shift down the computed value.

In this case, we can first round coefficients into its nearest floating point numbers up to 2 decimal points:

$$Y = 0.3 * R + 0.59 * G + 0.11 * B$$

Then we multiply each coefficient by 2<sup>10</sup>, which is 1024. We choose power of 2 to ease the downscale step, and we choose 1024 specifically to ensure the fractional points in the scaled number is negligible in terms of accuracy.

$$1024 * 0.3 = 307.2$$
  
 $1024 * 0.59 = 604.16$   
 $1024 * 0.11 = 112.64$ 

Here we can simply ignore the fractional points and get:

$$Y = 307 * R + 604 * G + 113 * B$$

Y is the scaled version so we need to shift it down to get the grayscale value:

$$Y = (307 * R + 604 * G + 113 * B) >> 10;$$

#### 2.2 Technique #2: Express floating-point numbers in terms of shifts

The technique #1 loses accuracy to ease the computation, an alternative is to express the floating-point coefficients in a much more accurate way by expressing a number in terms of the combination of shifting operations.

Grayscale = 
$$0.299 * R + 0.587 * G + 0.114 * B$$

0.299 can be approximated to 0.28125:

$$0.28125 = 1/2^2 + 1/2^5$$

Similarly, we have:

$$0.587 \approx 0.5 + 0.0625 = 1/2 + 1/2^4$$

$$0.114 \approx 0.0625 + 0.03125 = 1/2^4 + 1/2^5$$

So now we have:

$$Y = R * (0.25 + 0.03125) + G * (0.5 + 0.0625) + B * (0.0625 + 0.03125)$$
$$= R * (1/2^{2} + 1/2^{5}) + G * (1/2 + 1/2^{4}) + B * (1/2^{4} + 1/2^{5})$$

Since each coefficient component now is a power of 2, we can achieve them by right-shifting operation, so the Y expression now becomes:

$$Y = (R >> 2) + (R >> 5) + (G >> 1) + (G >> 4) + (B >> 4) + (B >> 5)$$

This is the preferred way to compute grayscale values from RGB values.

We can implement such an equation in Verilog to construct the rgb\_to\_grayscale module. Apart from data conversion, we need to use the input done\_i signal to control the module so that we can enable this module when needed.

```
//rgb to grayscale.v
`timescale 1ps/1ps
module rgb to grayscale(
  input clk,
  input rst,
  input [7:0] red i,
  input [7:0] green i,
  input [7:0] blue i,
  input cam done i,
  output reg [7:0] grayscale o,
  output reg done o
);
reg [15:0] count;
  always @(posedge clk) begin
     if(rst) begin
       count <= 12'b0;
       done o \le 1'b0;
       grayscale o \le 7'b0;
     end else begin
       count \le count + 1;
       if(cam done i == 1'b1) begin
          grayscale o \le (red_i >> 2) + (red_i >> 5) +
                    (green i >> 1) + (green i >> 4) +
                    (blue i >> 4) + (blue i >> 5);
          done o \le 1'b1;
       end else begin
          grayscale o \le 8'b0;
          done o \le 1'b0;
          count <= 12'b0;
```

end
end
end
end
end

# 3. Reading/writing the BMP file

To be able to read BMP files, we need to know the BMP file format so that we can parse the file header fields and file data. Following is an example of a 2×2 pixel, 24-bit bitmap (Windows DIB header BITMAPINFOHEADER) with pixel format RGB24, from Wikipedia:



| Offset | Size | Hex value   | Value                                                       | Description                                                             |  |
|--------|------|-------------|-------------------------------------------------------------|-------------------------------------------------------------------------|--|
|        |      |             | BMP Head                                                    | er                                                                      |  |
| 0h     | 2    | 42 4D       | "BM"                                                        | ID field (42h, 4Dh)                                                     |  |
| 2h     | 4    | 46 00 00 00 | 70 bytes (54+16)                                            | Size of the BMP file (54 bytes header + 16 bytes data)                  |  |
| 6h     | 2    | 00 00       | Unused                                                      | Application specific                                                    |  |
| 8h     | 2    | 00 00       | Unused                                                      | Application specific                                                    |  |
| Ah     | 4    | 36 00 00 00 | 54 bytes (14+40)                                            | Offset where the pixel array (bitmap data) can be found                 |  |
|        |      |             | DIB Heade                                                   | er                                                                      |  |
| Eh     | 4    | 28 00 00 00 | 40 bytes                                                    | Number of bytes in the DIB header (from this point)                     |  |
| 12h    | 4    | 02 00 00 00 | 2 pixels (left to right order)                              | Width of the bitmap in pixels                                           |  |
| 16h    | 4    | 02 00 00 00 | 2 pixels (bottom to top order)                              | Height of the bitmap in pixels. Positive for bottom to top pixel order. |  |
| 1Ah    | 2    | 01 00       | 1 plane                                                     | Number of color planes being used                                       |  |
| 1Ch    | 2    | 18 00       | 24 bits                                                     | Number of bits per pixel                                                |  |
| 1Eh    | 4    | 00 00 00 00 | 0                                                           | BI_RGB, no pixel array compression used                                 |  |
| 22h    | 4    | 10 00 00 00 | 16 bytes                                                    | Size of the raw bitmap data (including padding)                         |  |
| 26h    | 4    | 13 0B 00 00 | 2835 pixels/metre<br>horizontal                             | Print resolution of the image,                                          |  |
| 2Ah    | 4    | 13 0B 00 00 | 2835 pixels/metre vertical                                  | 72 DPI × 39.3701 inches per metre yields 2834.6472                      |  |
| 2Eh    | 4    | 00 00 00 00 | 0 colors                                                    | Number of colors in the palette                                         |  |
| 32h    | 4    | 00 00 00 00 | 0 important colors                                          | 0 means all colors are important                                        |  |
|        |      |             | Start of pixel array (b                                     | itmap data)                                                             |  |
| 36h    | 3    | 00 00 FF    | 0 0 255                                                     | Red, Pixel (x=0, y=1)                                                   |  |
| 39h    | 3    | FF FF FF    | 255 255 255                                                 | White, Pixel (x=1, y=1)                                                 |  |
| 3Ch    | 2    | 00 00       | 0 0                                                         | Padding for 4 byte alignment (could be a value other than zero)         |  |
| 3Eh    | 3    | FF 00 00    | 255 0 0                                                     | Blue, Pixel (x=0, y=0)                                                  |  |
| 41h    | 3    | 00 FF 00    | 0 255 0                                                     | Green, Pixel (x=1, y=0)                                                 |  |
| 44h    | 2    | 00 00       | 0 0 Padding for 4 byte alignment (could be other than zero) |                                                                         |  |

https://en.wikipedia.org/wiki/BMP\_file\_format

We then implement a task readBMP in SystemVerilog to read a .bmp file and parse various fields as well as read the image data to a local array 'bmp\_data'. Given the input image with dimension 128x128 with 24 bits per pixel, we need at least:

```
128x128x24 / 8 / 1024 = 48
```

So the minimum size for bmp\_data is 48KB, we can round it up to 50 KB. To read the file size we see:

| <b>2</b> h | 4 | 46 00 00 00 | 70 bytes (54+16) |  |
|------------|---|-------------|------------------|--|
|------------|---|-------------|------------------|--|

This means we need to extract 4 bytes starting from the offset 2, and since the MSB is 0x46, we can concatenate these 4 bytes and assign them to an integer variable such as 'bmp size':

```
bmp_size = {bmp_data[5], bmp_data[4], bmp_data[3], bmp_data[2]};
$display("bmp_size = %d\n", bmp_size);
```

Similarly, we can read start position, width of bitmap in pixels, etc. Here is the Systemverilog code of readBMP task:

```
task readBMP;
  integer fileId;
  integer i;
  begin
    fileId = $fopen('read file name, "rb");
    if(fileId == 0) begin
       $display("Open BMP error\n");
       $finish;
    end else begin
       read count = $fread(bmp data, fileId);
       if(read count < 0) begin
         $display("Failed to read %s\n", `read file name);
         $finish;
       end
       $fclose(fileId);
       // extract fields from bmp data
       bmp size = {bmp data[5], bmp data[4], bmp data[3], bmp data[2]};
       \frac{\sin(\pi)}{\sin(\pi)} $\size = \%d\n\, bmp \size);
       bmp start pos = \{bmp data[13], bmp data[12], bmp data[11], bmp data[10]\};
       \frac{d}{d} = \frac{d}{n'}, bmp start pos
       bmp width = \{bmp data[21], bmp data[20], bmp data[19], bmp data[18]\};
       display("bmp width = %d\n", bmp width);
```

```
bmp height = \{bmp data[25], bmp data[24], bmp data[23], bmp data[22]\};
       $display("bmp_height = %d\n", bmp_height);
       bit count = \{bmp data[29], bmp data[28]\};
       \frac{d\ln (\pi)}{d\ln \pi}, bit count:
       if(bit count != 24) begin
         $display("bit count needs to be 24 !\n");
         $finish;
       end
       // this is the case where we need to pad zeros
       if(bmp width \% 4 == 1) begin
         $display("bmp width mod 4 needs to be zero\n");
         $finish;
       end
       // for(i = bmp start pos; i < bmp size; i = i + 1) begin
           $display("%h", bmp data[i]);
       // end
    end
  end
endtask
```

Similar to reading a BMP image, we can also write a BMP image by writing the required fields and data. The implementation body is basically a for loop that writes each byte in bmp data to a file handler:

```
task writeBMPFromGrayscale();
  integer fileId, i;
  begin
    fileId = $fopen(`write file name, "wb");
    if(fileId == 0) begin
       $display("Open BMP error\n");
       $finish;
    end
    // write the BMP file header
     for(i = 0; i < bmp\_start\_pos; i = i + 1) begin
       $fwrite(fileId, "%c", bmp data[i]);
    end
    // write the BMP file content
    for(i = bmp  start pos; i < bmp  size; i = i + 1) begin
       $fwrite(fileId, "%c", result[i - bmp start pos]);
    end
```

```
$fclose(fileId);
$display("writeBMPFromGrayscale completed\n");
end
endtask
```

### 4. RGB-To-Grayscale Simulation

So far we have implemented readBMP, writeBMP tasks and the rgb\_to\_grayscale module, we can use these three items to construct a unit test to exercise the rgb\_to\_grayscale module.

The simulation flow is straightforward:

- Step 1: read an BMP image
- Step 2: enable rgb to grayscale module to perform image format conversion
- Step 3: write the converted image data to an new BMP file

The enabling of the rgb\_to\_grayscale module can be done by controlling the input signal `done\_i`. Recall the interface of the rgb\_to\_grayscale module is defined as:

```
module rgb_to_grayscale(

input clk,
input rst,

input [7:0] red_i,
input [7:0] green_i,
input [7:0] blue_i,

input cam_done_i,

output reg [7:0] grayscale_o,
output reg done_o
);
```

The following is the code snippet that implements the entire simulation flow:

```
// inside rgb_to_grayscale_tb.sv

integer i;
initial begin
  rst = 1'b1;
  done_i = 1'b0;
```

```
red i = 8'b0;
  green_i = 8'b0;
  blue i = 8'b0;
  $dumpfile("waveforms/rgb to grayscale.vcd");
  $dumpvars(0, rgb_to_grayscale_tb);
  readBMP;
  #(`clk period);
  rst = 1'b0;
  for(i = bmp  start pos; i < bmp  size; i = i + 3) begin
    red i = bmp data[i+2];
    green i = bmp data[i+1];
    blue i = bmp data[i];
    #(`clk period);
    done i = 1'b1;
  end
  #('clk period);
  done i = 1'b0;
  #(`clk period);
  writeBMPFromGrayscale;
  #(`clk_period);
  $finish;
end
```

It is necessary to reset all signals using system reset and also dump the waveforms to a .vcd file for debugging.

# 5. Sobel Operator Analysis

The sobel operator uses two 3x3 kernels which are convolved with the original image to calculate the approximations of the derivatives - one for horizontal changes, and one for vertical. If we define A as the source image, and Gx and Gy are two images which at each point contain the horizontal and vertical derivative approximations respectively, the computations are as follows:

$$\mathbf{G}_x = egin{bmatrix} -1 & 0 & +1 \ -2 & 0 & +2 \ -1 & 0 & +1 \end{bmatrix} * \mathbf{A} \ \mathbf{G}_y = egin{bmatrix} -1 & -2 & -1 \ 0 & 0 & 0 \ +1 & +2 & +1 \end{bmatrix} * \mathbf{A}$$

Where \* denotes the 2-dimensional signal processing convolution operation.

At each point in the image, the resulting gradient approximations can be combined to give the gradient magnitude using Pythaorean addition:

$$\mathbf{G}=\sqrt{{\mathbf{G}_x}^2+{\mathbf{G}_y}^2}$$

However, it is too expensive to use square root operator on FPGA, we instead use absolute sum to calculate G:

$$|G| = |Gx| + |Gy|$$

To compute |G| for each pixel, we need to form a 3x3 window where the given pixel is the center in order to compute the Gx and Gy. The following diagram shows the pixel layout for the center pixel f(x,y):



Using the neighbor pixels we can compute Gx and Gy:

$$Gx = f(x-1, y-1) * 1 + f(x-1, y) * 2 + f(x-1, y+1) * 1$$

$$f(x+1, y-1) * (-1) + f(x+1, y) * (-2) + f(x+1, y+1) * (-1)$$

$$Gy = f(x-1, y+1) * 1 + f(x, y+1) * 2 + f(x+1, y+1) * 1$$

$$f(x-1, y-1) * (-1) + f(x, y-1) * (-2) + f(x+1, y-1) * (-1)$$

It is however a bit tricky to compute Gx and Gy for edge pixels because of inadequate neighbouring pixels, for this we can fill the missing neighbouring pixels to 0:



So for the edge points highlighted in blue color in the following diagram, the surrounding orange pixels are needed compute |G| for them:



## 6. Sobel Kernel Interface Analysis

To compute the sobel operator in real time, we need to use FIFO buffers (i.e. line buffers) to store pixels so that we can do the kernel filtering while inputting new pixels. Since this is a 3x3 kernel operator, we need 2 line buffers to store the top 2 rows so that we can use required 9 pixels to compute |G| for the given center pixel. The following diagram shows the line buffer structures in need:



To compute |G| for P5, we need to have P1 - P9 available. For this, we can use two line buffers (i.e. double buffering) to store P1 - P6 so that when P7 - P9 are coming from the input we can compute |G| right away. Note that FIFO line buffer 1 and line buffer 2 do not just store P1 - P6, line buffer 1 stores the entire row to which P4 belongs and line buffer 2 stores the entire row to which P1 belongs.

It is clear now that the sobel kernel module should first buffer input data using line buffers first and then do the sobel convolution, thereby we can break the sobel kernel module into 2 submodules: sobel fifo and sobel calc:



The output ports d0 o to d8 o correspond to the 9 pixels needed for the kernel convolution.

From the line buffer image shown above, we can see that the line buffer each time only outputs 3 pixels instead of 9, so we need a way to modulate the data from the line buffer to form 9-point data output. For this reason, we need to break the sobel\_fifo module into 2 submodules: fifo double line buffer module and data modulate module:



Inside the FIFO double line buffer module, we define FIFO buffer 1 and FIFO buffer 2 where buffer 1 forwards data to buffer 2:



It can be seen above that d[7:0]\_i connects to d[7:0]\_i port of FIFO Buffer 1, d0[7:0]\_o connects to d[7:0]\_o port and d[7:0]\_o from FIFO buffer 2 connects to d2[7:0]\_o output port. This is to ensure a single column of data is forwarded to the data modulate module:



From the above diagram we can see that P1,P4,P7 are forwarded together, and this is column 1 for the 3x3 kernel window of P5. Then we have P2P5,P8 forwarded together, etc.

#### 7. FIFO Line Buffer Implementation

A FIFO can be implemented as a circular buffer where we have a writer pointer and a read pointer to handle the writing and reading respectively. Specifically, we need to handle three things:

- Detecting when a FIFO is full. In our case only when the FIFO is full then we can start reading from it. This is because we need to fully buffer one row of pixels before reading according to the line buffering mechanism discussed above.
- Writing: basically update the write pointer and the internal RAM block if write enable is high.
- Reading: read data from the internal RAM block and update the read pointer only if the FIFO is full.

In terms of the internal RAM design, we can use a 1D array of type reg[7:0] to represent. As for the RAM depth, since we are designing the sobel filter to handle images of 128x128 pixels, we can set the array depth to 128 to fill a row.

The buffer fullness design can be done simply by incrementing a counter when the write enable is high and the counter will stay unchanged if we\_i is high and the buffer is already full, because overwriting a FIFO does not change its status, which is full in this case.

The fifo interface is constructed according to the FIFO buffer block diagram:

```
module fifo_single_line_buffer (
    input clk,
    input rst,
    input we_i,

input [7:0] data_i,
    output [7:0] data_o,
    output done_o
);
```

The following is the code snippet handling the above three tasks:

```
//----- Handle with iCounter -----
  // we can see that the iCounter is used to determine when the FIFO is full.
  always @(posedge clk) begin
    if(rst) begin
      iCounter <= 10'b0;
    end else begin
      if(we i == 1'b1) begin
        iCounter <= (iCounter == DEPTH)? iCounter: iCounter + 10'b1;
      end
    end
  end
  //----- Handle with write process -----
  always @(posedge clk) begin
    if(rst) begin
      wr pointer \leq 10'b0;
    end else begin
      if(we i == 1'b1) begin
        mem[wr pointer] <= data i;
        wr pointer \leq (wr pointer = DEPTH - 1)? 0: wr pointer + 10'b1;
      end
    end
  end
  //----- Handle with read process -----
  always @(posedge clk) begin
    if(rst) begin
      rd pointer \leq 10'b0;
    end else begin
```

```
// The read pointer is updated after each read once the buffer has been filled.

if(iCounter == DEPTH) begin

rd_pointer <= (rd_pointer == DEPTH - 1) ? 0 : rd_pointer + 10'b1;

end

end

end
```

Once we complete the single-line FIFO buffer design, we can construct the double-line FIFO buffer by using two single-line buffers and connecting them according to the double-line buffer block diagram:

```
module fifo double line buffer (
          input clk,
          input rst,
          input we i,
          input [7:0] data i,
          output [7:0] data0 o,
          output [7:0] data1 o,
          output [7:0] data2 o,
          output done o
);
wire [7:0] fifo1 data, fifo2 data;
wire fifo1 done, fifo2 done;
assign data0 = data i;
assign data 1 \circ = fifo1 data;
assign data 200 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 1600 = 160
assign done o = fifo1 done;
fifo single line buffer FIFO SINGLE LINE BUFFER 01 (
          .clk(clk),
          .rst(rst),
          .we i(we i),
          .data i(data i),
          .data o(fifo1 data),
          .done o(fifo1 done)
fifo single line buffer FIFO SINGLE LINE BUFFER 02 (
          .clk(clk),
          .rst(rst),
          .we i(fifo1 done),
```

```
.data_i(fifo1_data),
.data_o(fifo2_data),
.done_o(fifo2_done)
);
```

### 8. Sobel Data Modulation Design

Now we have the double-line buffer delivering a column of pixels every clock cycle, we need to design the sobel data modulate module to structure incoming column pixels to form a 3x3 pixel window for sobel calculation.

To organize input pixels to form a 3x3 kernel window, we need to consider the following 9 cases in terms of center pixel position:

- The top left edge point
- The first row points
- The top right edge point
- The left edge points
- The fully internal points
- The right edge points
- The bottom left edge point
- The bottom edge points
- The bottom right edge point

For example, if the current center input pixel is the top left edge point, then we know P1,P2,P3, P4 and P7 are hardcoded 0 and the rest have input pixel values:

| У 1   |    |    |  |  |   |
|-------|----|----|--|--|---|
| P1    | P2 | Р3 |  |  |   |
| P4    | P5 | P6 |  |  |   |
| P7    | Р8 | P9 |  |  |   |
|       |    |    |  |  |   |
|       |    |    |  |  |   |
|       |    |    |  |  |   |
|       |    |    |  |  | _ |
| (0,0) |    |    |  |  | ) |
|       |    |    |  |  | , |

The following code snippet demonstrates this:

```
//----pos 1---- the top left edge point

if(iRows == 0 && iCols == 0) begin

d0_o = 0;
d1_o = 0;
d2_o = 0;
d3_o = 0;
d4_o = data4;
d5_o = data5;
d6_o = 0;
d7_o = data7;
d8_o = data8;
```

Each edge case has to be handled separately so we need a way to identify which case we need to deal with for a given center pixel. To do so, we can use iCols and iRows variables to keep track of the center pixel. Since we are handling a 128x128 image, we can set the upper bound for both iCols and iRows to be 128:

```
localparam ROWS = 128;
localparam COLS = 128;
```

And we increment both variables when all 9 inputs are available, since that represents we are done with modulating the current kernel window. To generate the ready signal for incrementing iCols and iRows, we can use iCounter to count the number of data columns received so far. When iCounter reaches 2 from 0 then we can keep signaling iCols and iRows to increment since data will come continuously as a data stream.

```
//-----handle with iCounter-----
// the iCounter is used to track the number of columns received
// so far. We can only modulate data when all 9 pixels (i.e. 3 columns)
```

```
// are available.
always @(posedge clk) begin
    if(rst) begin
    iCounter <= 8'b0;
    end else begin
    if(done_i == 1'b1) begin
        iCounter <= (iCounter == 2) ? iCounter : iCounter + 8'b1;
    end
    end
end
```

Once iCounter reaches 2 we can set the ready signal to high. The ready signal here can be represented by done o as it represents the current 3x3 kernel window is modulated:

```
assign done_o = (iCounter == 2) ? 1'b1 : 1'b0;
```

With done\_o defined, we can implement a always block to update iCols and iRows whenever done\_o is set:

```
always @(posedge clk) begin
    if(rst) begin
    iRows <= 10'b0;
    iCols <= 10'b0;
end else begin
    if(done_o == 1'b1) begin
    iCols <= (iCols == COLS - 1) ? 0 : iCols + 1;
    if(iCols == COLS - 1)
        iRows <= (iRows == ROWS - 1) ? 0 : iRows + 1;
    end
end
end
```

Going back to the center pixel position case study, we use internal registers data0 - data8 to buffer input pixels before updating the output data ports d0\_o - d8\_o. These 9 internal registers buffer input pixel data by shifting pixels according to the following diagram:



Here, 3 input pixels represent P9, P6 and P3, which correspond to data8, data5 and data2, respectively. So at every clock cycle when done\_i is high (i.e. inputs are available and valid), data 1 will be shifted to data0, data2 to data1 and d2 i to data2, and so on and so forth.

```
always @(posedge clk) begin
  if(rst) begin
     data0 \le 8'b0:
     data1 \le 8'b0;
     data2 \le 8'b0;
     data3 \le 8'b0;
     data4 \le 8'b0;
     data5 \le 8'b0;
     data6 \le 8'b0;
     data7 \le 8'b0:
     data8 \le 8'b0;
  end else begin
     if(done i == 1'b1) begin
       // these 3 lines correspond to the rightmost 3 bits,
       // where d2 comes from the output of fifo line buffer 2
       data0 \le data1;
       data1 \le data2;
       data2 \le d2 i;
       // these 3 lines correspond to the middle 3 bits,
       // where d5 comes from the output of fifo line buffer 1
       data3 \le data4;
       data4 \le data5;
       data5 \le d1_i;
       // these 3 lines correspond to the leftmost 3 bits,
       // where d5 comes from pixel input
       data6 \le data7:
       data7 \le data8;
       data8 \le d0 i;
     end
  end
```

Once we have data0-data8 available, we can assign them to 9 output ports based on the center pixel position. Previously we discussed the case for the top left edge point, similar analysis can be carried out for the rest of cases where zero-filled pixels should be hard coded as 0. Keep in mind that d0 o to d8 o correspond to P1 to P9 in the 3x3 kernel window:



```
- d0 o:P1
```

- d1 o: P2
- d2 o: P3
- d3 o: P4
- d4 o: P5
- d5 o: P6
- d6\_o: P7
- d7 o: P8
- d8 o: P9

Additionally, each edge case can be determined by checking both iCols and iRows values. For instance, the top left edge point is detected when iCols == 0 && iRows == 0; the first row points are detected when iRows == 1 && iCols > 0 && iCols < COLS - 1.

As the code for the sobel data modulate is large the code will not be shown here but can be found in the code repo.

## 9. Sobel Data Buffer Implementation

Now we have implemented both double line buffer and sobel data modulate submodules we can construct the sobel data buffer (i.e. sobel FIFO) module according to the block diagram:



The code is basically wire connections based on the block diagram:

```
module sobel data buffer (
  input clk,
  input rst,
  input [7:0] grayscale i,
  input done i,
  output [7:0] d0 o,
  output [7:0] d1 o,
  output [7:0] d2 o,
  output [7:0] d3 o,
  output [7:0] d4 o,
  output [7:0] d5 o,
  output [7:0] d6 o,
  output [7:0] d7 o,
  output [7:0] d8 o,
  output done o
wire [7:0] double line buffer data0;
wire [7:0] double line buffer data1;
wire [7:0] double line buffer data2;
wire double line buffer done;
//----- fifo double line buffer -----
fifo double line buffer FIFO DOUBLE LINE BUFFER (
  .clk(clk),
  .rst(rst),
  .we i(done i),
  .data i(grayscale i),
  .data0 o(double line buffer data0),
  .data1 o(double line buffer data1),
  .data2 o(double line buffer data2),
  .done o(double line buffer done)
sobel data modulate SOBEL DATA MODULATE(
  .clk(clk),
  .rst(rst),
  .d0 i(double line buffer data0),
  .d1 i(double line buffer data1),
```

```
.d2_i(double_line_buffer_data2),
.done_i(double_line_buffer_done),

.d0_o(d0_o),
.d1_o(d1_o),
.d2_o(d2_o),
.d3_o(d3_o),
.d4_o(d4_o),
.d5_o(d5_o),
.d6_o(d6_o),
.d7_o(d7_o),
.d8_o(d8_o),

.done_o(done_o)
);

endmodule
```

## 10. Sobel Operator Calculation Implementation

Now we can implement the sobel calc module:



Within this module we use the 9 input pixels to compute |G| for the centered pixel of these 9 pixels. |G| is basically grayscale\_o with 255 being the upper bound.

Recall the sobel operator calculation for a 3x3 kernel window:



Since DSP computation is resource heavy and cycle-consuming, we need to pipeline the calculations into several clock cycles. To do that, we need to refactor the equations to generate intermediate results so that we can perform the calculation in multiple steps, where each step can be done in one clock cycle.

After a few tweak of the given equations, we can land the following equations:

$$Gx = d6 + d3* 2 + d0 - (d8 + d5*2 + d2)$$

$$gx_p = d6 + d3* 2 + d0$$

$$gx_n = d8 + d5*2 + d2$$

$$gx_d = gx_p - gx_n$$

$$Gy = d0 + d1* 2 + d2 - (d6 + d7*2 + d8)$$

$$gy_p = d0 + d1* 2 + d2$$

$$gy_n = d6 + d7*2 + d8$$

$$gy_d = gy_p - gy_n$$

$$Gx = gx_d; Gy = gy_d$$

$$G = \sqrt{G_x^2 + G_y^2} \quad |G| = |Gx| + |Gy|$$

It is clear that we can compute  $gx_p$ ,  $gx_n$ ,  $gy_p$ ,  $gy_n$  in one clock cycle,  $gx_d$  and  $gy_d$  in one clock cycle and G in one clock cycles  $\rightarrow$  we need 3 clock cycles in total to compute G:



```
// calculate gx p and gx n
always @(posedge clk) begin
  if(rst) begin
     gx p \le 0;
     gx_n \le 0;
  end else begin
     gx_p \le d6_i + (d3_i \le 1) + d0_i;
     gx n \le d8 i + (d5 i \le 1) + d2 i;
  end
end
// calculate gy p and gy n
always @(posedge clk) begin
  if(rst) begin
     gy p \le 0;
     gy n \le 0;
  end else begin
     gy_p \le d0_i + (d1_i \le 1) + d2_i;
     gy n \le d6 i + (d7 i \le 1) + d8 i;
  end
end
// calculate gx d and gy d
always @(posedge clk) begin
  if(rst) begin
     gx d \le 0;
     gy d \le 0;
  end else begin
     gx_d \le (gx_p \ge gx_n) ? (gx_p - gx_n) : (gx_n - gx_p);
     gy_d \le (gy_p \ge gy_n) ? (gy_p - gy_n) : (gy_n - gy_p);
  end
end
// calculate g sum
always @(posedge clk) begin
  if(rst) begin
     g sum \leq 0;
  end else begin
     g sum \le gx d + gy d;
  end
end
```

Once we have g\_sum we can basically update grayscale\_o. But instead of directly assigning g\_sum to grayscale\_o, we can manipulate the g\_sum-grayscale\_o relationship by using a custom threshold value to determine the limit of g\_sum to correspond to 255. This gives us flexibility to adjust the sobel operator based on application scenarios.

```
// calculate grayscale_o
always @(posedge clk) begin
if(rst) begin
grayscale_o <= 0;
end else begin
grayscale_o <=(g_sum >= THRESHOLD) ? 8'd255 : g_sum[7:0];
end
end
```

Finally, we need to output the done\_o signal. Since it takes 4 cycles to output grayscale\_o we need to delay the input done\_i signal by 4 cycles to deliver the done\_o signal. We can do this by using a shift register to shift a new done\_i signal to right at each clock cycle, so in this way we will have the valid done signal in its MSB data element:

```
reg [3:0] done_shift;

always @(posedge clk) begin
   if(rst) begin
   done_shift <= 0;
   end else begin
   done_shift <= {done_shift[2:0], done_i};
   end
end
```

## 11. Grayscale to RGB Implementation

Now we reach the final submodule of the sobel\_mod module, which is to convert the processed grayscale data back to RGB data.



One quick approach is to repeat the grayscale intensity for each component of RGB. For example, given a grayscale of 120, it translates to RGB (120, 120, 120). We choose this straightforward method for this conversion: we assign R,G,B output registers with the input grayscale value when done is high.

```
always @(posedge clk) begin

if(rst) begin

red_o <= 8'b0;

green_o <= 8'b0;

blue_o <= 8'b0;

done_o <= 8'b0;

end else begin

if(done_i) begin

red_o <= grayscale_i;

green_o <= grayscale_i;

blue_o <= grayscale_i;

end

done_o <= done_i;

end

end
```

# 12. Sobel Module Wrapper Implementation

Now we have all submodules implemented, we can create a wrapper module by connecting the following submodules:

- RGB to grayscale
- Sobel kernel
- Grayscale to RGB

```
module sobel_mod (

input clk,
input rst,

input [7:0] cam_red_i,
input [7:0] cam_green_i,
input [7:0] cam_blue_i,
```

```
input cam done i,
  output reg [7:0] sobel red o,
  output reg [7:0] sobel green o,
  output reg [7:0] sobel blue o,
  output reg sobel done o
wire [7:0] sobel grayscale i;
wire sobel grayscale i done;
wire [7:0] sobel_grayscale_o;
wire sobel grayscale o done;
rgb to grayscale RGB TO GRAYSCALE(
  .clk(clk),
  .rst(rst),
  .red i(cam red i),
  .green i(cam green i),
  .blue i(cam blue i),
  .cam done i(cam done i),
  .grayscale_o(sobel_grayscale_i),
  .done o(sobel grayscale i done)
);
sobel kernel SOBEL KERNEL(
  .clk(clk),
  .rst(rst),
  .grayscale i(sobel grayscale i),
  .done i(sobel grayscale i done),
  .grayscale o(sobel grayscale o),
  .done o(sobel grayscale o done)
grayscale to rgb GRAYSCALE TO RGB(
  .clk(clk),
  .rst(rst),
  .grayscale i(sobel grayscale o),
  .done i(sobel grayscale o done),
```

```
.red_o(sobel_red_o),
.green_o(sobel_green_o),
.blue_o(sobel_blue_o),
.done_o(sobel_done_o)
);
endmodule
```

#### 13. Sobel Module Simulation

Now we have the sobel\_mod module implemented, we can test the module via simulation. We input a 128x128 RGB BMP image as the input and we expect a grayscale image with edges enhanced.

The testbench is very similar to the one used when testing the RGB-to-grayscale module except that we explicitly wait for extra clock cycles before writing the output data to an .bmp file to ensure all sobel operations are completed.

```
// sobel_mod_tb.sv code snippet

initial begin
    rst = 1'b1;
    done_i = 1'b0;

red_i = 8'b0;
    green_i = 8'b0;
    blue_i = 8'b0;

$dumpfile("waveforms/sobel_mod_tb.vcd");
$dumpvars(0, sobel_mod_tb);

readBMP;

#(`clk_period);
    rst = 1'b0;

for(i = bmp_start_pos; i < bmp_size; i = i + 3) begin
    red_i = bmp_data[i+2];
    green_i = bmp_data[i+1];</pre>
```

The sobel\_mod successfully produced an grayscale edge-enhanced image upon simulation:



This concludes the end of the sobel operator FPGA design.